The 草榴社区 ARC? HS66 and HS68 processors feature a dual-issue, 64-bit superscalar architecture for use in embedded applications where high-performance and high clock speed are required. The processors can be clocked at up to 1.8 GHz in 16FFC processes (worst case, single core, base configuration) and offer outstanding performance delivering 3.0 DMIPS/MHz and 6.16 CoreMark/MHz with a small area footprint and low power consumption.
The ARC HS66 and HS68 processors are based on the advanced ARCv3 instruction set architecture (ISA) and pipeline, which provides leadership power efficiency and code density. The processors feature a 52-bit physical address space and can directly address memories up to 4.5 Petabytes(4.5x1015) in size. For applications requiring higher performance, Multicore Processor (MP) versions of the HS66 and HS68 are available with support for up to 12 HS CPU cores and up to 16 hardware accelerators in the processor cluster.
The ARC HS66 features level 1 (L1) instruction and data cache and closely coupled memory (CCM) and is optimized for use in high-performance real-time embedded applications. The HS68 is designed for use in applications running Linux or SMP Linux. The HS68 has all the features of the HS66 plus support for L2 cache up to 64 MB and a Memory Management Unit (MMU).
To maximize PPA of ARC HS6x-based processor designs, a Fusion QuickStart Implementation Kit (QIK) that includes tool scripts, a baseline floorplan, design constraints and documentation, is available.
草榴社区 ARC HS66 and HS68 Block Diagram
草榴社区 ARC HS66 and HS68 Processors Datasheet
Scalar and SIMD floating point option for the ARC HS5x, HS5xD and HS6x processors | STARs | Subscribe |
Memory management unit (MMU) option for ARC HS5x and HS6x processors | STARs | Subscribe |
L2 cache/cluster shared memory option for multicore versions of ARC HS5x and HS6x processors | STARs | Subscribe |
ARC HS66MP multi-core version of dual-issue HS66 with I and D cache for high-performance embedded applications | STARs | Subscribe |
ARC HS66 64-bit, dual-issue processor core, interconnect, ARCv3 ISA, for embedded applications | STARs | Subscribe |
ARC HS68MP multi-core version of dual-issue HS68 processor with MMU, ARCv3 ISA, for embedded Linux applications | STARs | Subscribe |
ARC HS68 64-bit, dual-issue processor with MMU, ARCv3 ISA, for embedded Linux applications | STARs | Subscribe |
Description: | ARC HS66 64-bit, dual-issue processor core, interconnect, ARCv3 ISA, for embedded applications |
Name: | dwc_arc_hs66_core |
Version: | 1.00a |
ECCN: | 3E991/NLR |
STARs: | Open and/or Closed STARs |
myDesignWare: | Subscribe for Notifications |
Product Type: | DesignWare Cores |
Documentation: | |
Download: | arc_v3_hs_processor |
Product Code: | F739-0 |
Description: | ARC HS66MP multi-core version of dual-issue HS66 with I and D cache for high-performance embedded applications |
Name: | dwc_arc_hs66mp_core |
Version: | 1.00a |
ECCN: | 3E991/NLR |
STARs: | Open and/or Closed STARs |
myDesignWare: | Subscribe for Notifications |
Product Type: | DesignWare Cores |
Documentation: | |
Download: | arc_v3_hs_processor |
Product Code: | F734-0 |
Description: | ARC HS68 64-bit, dual-issue processor with MMU, ARCv3 ISA, for embedded Linux applications |
Name: | dwc_arc_hs68_core |
Version: | 1.00a |
ECCN: | 3E991/NLR |
STARs: | Open and/or Closed STARs |
myDesignWare: | Subscribe for Notifications |
Product Type: | DesignWare Cores |
Documentation: | |
Download: | arc_v3_hs_processor |
Product Code: | F688-0 |
Description: | ARC HS68MP multi-core version of dual-issue HS68 processor with MMU, ARCv3 ISA, for embedded Linux applications |
Name: | dwc_arc_hs68mp_core |
Version: | 1.00a |
ECCN: | 3E991/NLR |
STARs: | Open and/or Closed STARs |
myDesignWare: | Subscribe for Notifications |
Product Type: | DesignWare Cores |
Documentation: | |
Download: | arc_v3_hs_processor |
Product Code: | E419-0 |
Description: | L2 cache/cluster shared memory option for multicore versions of ARC HS5x and HS6x processors |
Name: | dwc_arcv3_hs_shared_memory_option |
Version: | 1.00a |
ECCN: | 3E991/NLR |
STARs: | Open and/or Closed STARs |
myDesignWare: | Subscribe for Notifications |
Product Type: | DesignWare Cores |
Documentation: | Contact Us for More Information |
Download: | arc_v3_hs_processor |
Product Code: | G705-0 |
Description: | Memory management unit (MMU) option for ARC HS5x and HS6x processors |
Name: | dwc_arcv3_hs_mmu_option |
Version: | 1.00a |
ECCN: | 3E991/NLR |
STARs: | Open and/or Closed STARs |
myDesignWare: | Subscribe for Notifications |
Product Type: | DesignWare Cores |
Documentation: | Contact Us for More Information |
Download: | arc_v3_hs_processor |
Product Code: | G704-0 |
Description: | Scalar and SIMD floating point option for the ARC HS5x, HS5xD and HS6x processors |
Name: | dwc_arcv3_hs_fpu_option |
Version: | 1.00a |
ECCN: | 3E991/NLR |
STARs: | Open and/or Closed STARs |
myDesignWare: | Subscribe for Notifications |
Product Type: | DesignWare Cores |
Documentation: | Contact Us for More Information |
Download: | arc_v3_hs_processor |
Product Code: | G662-0 |